MÜHENDİSLİK FAKÜLTESİ
FACULTY OF ENGINEERING
ELEKTRİK-ELEKTRONİK MÜHENDİSLİĞİ BÖLÜMÜ
DEPARTMENT OF ELECTRICAL AND
ELECTRONICS ENGINEERING



DUMLUPINAR BULVARI 06800 ÇANKAYA ANKARA/TURKEY T: +90 312 210 23 02 F: +90 312 210 23 04 ee@metu.edu.tr www.eee.metu.edu.tr

## **EXPERIMENT 3. Flip Flops and Sequential Circuits**

NAME : Zeynepnur ŞAHİNEL

ID : 2305399

#### **Important Notes:**

- You will be expected to provide screenshots of your designs and simulation results. You have to take
  full screenshots for all of them. You can use the full-screen mode of the Snipping Tool for this. DO
  NOT crop any image.
- If the image is too dense or too small that makes it difficult to view, then add zoomed-in images as EXTRAS (again full screenshots).
- You will name your report as "Exp# \_ Report\_StudentID.pdf
- You may make comments if any discrepancy occurs between your results and your expectations.
   You can write your expectations, possible reasons of that discrepancy, etc. below related section.
   In addition to this report, DO NOT FORGET to upload your project files at the end of each part.

# A. Custom Flip Flop

**A1)** Please post the screenshot of the block diagram of the custom flip flop that you have designed. Do not forget to mention which custom flip flop you are designing. Make sure the blocks and the wiring are clearly visible. Briefly explain the methodology behind your design.





**A2)** Put the screenshot of the simulation results of the custom flip flop that you have designed. Please make sure there are enough examples of each condition in the sample set, which are clearly visible in the screenshot.



## B. Design of Mod 8 Counter

**B1)** Please put the screenshot of the mod 8 counter that you have implemented via the custom flip flop. Pay attention to the clear demonstration of the blocks and the wiring between the blocks. Briefly explain your approach on the design task.



Since I had designed 8mod counter, there is no need to imply clr input. However, question asked to do. Thus, I also added the clr input.

Moreover, before construnsting counter, I used asynchronous clear input of the JK FFs to achieve XY Custom FF with clr input.

In this counter, I used the ripple(asynchronous) counter. Meaning, outputs of the XY FF were connected to the clk of the after XY FF. To achieve mod8, three custom FF were enough.

The question asks positive triggered FF and up counter at the same time; therefore, *complements* of the Qs (output of the XY FF) were used as output.

**B2)** Put the screenshot of the functional simulation results. Make sure that you have provided the proper operation for each output configuration.



**B3)** Please put the screenshot of the block diagram for the 2-digit base 8 counter that you have designed via mod 8 counter in part B1)



**B4)** Please put the screenshot of the functional simulation results. Make sure that you have provided the proper operation for each output configuration.







To achieve this pattern, complement of A3 (as negative triggered pulse) is connected as Clock Pulse of the second Mod8 Counter.

## C. Implementation of the BCD to 7-Segment Decoder

**C1)** Please put the screenshot of the Verilog code that you designed to implement the BCD to 7-Segment decoder.



**C2)** Please put the screenshot of the Verilog code that you designed to implement the 2-digit-base-N counter (use the same N as in part-b).



**C3)** Please post the screenshot of the final schematic of your design.

Segment Counter Code



**C4)** Please put the screenshots of the proper simulation results of your design.



### 2-digit-base-8 counter Simulations



